

## RFLM-501202LC-299

# **Two Stage Passive Limiter Module - SMT**

#### Features:

Surface Mount Limiter Module: 5mm x 8mm x 2.5mm

Passive High Power PIN Limiter Design

• Frequency Range: 500 MHz to 2.0 GHz

High Average Power Handling: 36dBm (CW)

High Peak Power Handling: 51dBm

Low Insertion Loss: 0.4 dB

Low Flat Leakage Power: 21dBm

Low Spike Energy Leakage: 0.2 ergs

• Recovery Time: 500 nsec

· No external control lines or power supply required

RoHS Compliant

## **Description:**

The RFLM-501202LC-299 SMT Silicon PIN Diode Limiter Module offer both High Power CW and PeakPower protection in the 400 MHz to 2.5 GHz frequency range. It is based on a proven hybrid assembly technique utilized extensively in high reliability, mission critical applications. The RFLM-501202LC-299 offers excellent thermal characteristics in a compact, low profile 8mm x 5mm x 2.5mm package. The RFLM-501202LC-299 is designed for optimal small signal insertion loss permitting extremely low receiver noise figure while simultaneously offering excellent large input signal Flat Leakage for effective receiver protection in the 400 MHz to 2.5 GHz frequency range.

The limiter RF circuit characteristics provide outstanding passive receiver protection (always on) which protects against High Average Power up to 36dBm, High Peak Power up to 51 dBmpulsed (pulse width = 1 usec, duty cycle = 0.1%), maintains low flat leakage to less than 20dBm (typical), and reduces Spike Leakage to less than 0.2 ergs.

#### ESD and Moisture Sensitivity Rating

The RFLM501202LC-299 Limiter Module carries a Class 1C ESD rating (HBM) and an MSL 1 moisture rating.

#### **Thermal Management Features**

The RFLM-501202LC-299 based substrate has been design to offer superior long term reliability in the customer's application by utilizing ultra-thin Au plating to combat Au embrittlement concerns. Also, a proprietary design methodology has minimized the thermal resistance from the PIN Diode junction to base plate (R<sub>THJ-A</sub>) to less than 70°C/W. The two stage limiter design employs a second stage limiter and quarter wavelength spacer detector circuit which permits ultra-fast turn on of the High Power PIN Diodes. This circuittopologycouple with the thermal characteristic of the substrate design enables reliably handling High Input RF Powerup to 36dBmCW and RF Peak Power levels up to51dBm(1 uSec pulse width @ 0.1% duty cycle with base plate temperature at 85°C).

#### RFLM-501202LC-299 Limiter Module Schematic - with RF Coupling Capacitors



#### **Pin Out**



# **Absolute Maximum Ratings**

@ Zo=50 $\Omega$ , T<sub>A</sub>= +25 $^{\circ}$ C as measured on the base ground surface of the device.

| Parameter                          | Conditions                                                                                                                                                                    | Absolute Maximum Value |
|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| Operating Temperature              |                                                                                                                                                                               | -65°C to 125°C         |
| Storage Temperature                |                                                                                                                                                                               | -65°C to 150°C         |
| Junction Temperature               |                                                                                                                                                                               | 175°C                  |
| Assembly Temperature               | T = 30 seconds                                                                                                                                                                | 260°C                  |
| RF Peak Incident Power             | T <sub>CASE</sub> =85°C, source and load<br>VSWR < 1.2, RF Pulse width =<br>1 usec, duty cycle = 0.1%,<br>derated linearly to 0 W at<br>T <sub>CASE</sub> =150°C (See note 1) | 52dBm                  |
| RF CW Incident Power               |                                                                                                                                                                               | 37dBm                  |
| θ <sub>JC</sub> Thermal Resistance |                                                                                                                                                                               | 70°C/W                 |
| Assembly Temperature               |                                                                                                                                                                               | 260°C for 30 seconds   |

Note 1: T<sub>CASE</sub> is defined as the temperature of the bottom ground surface of the device.

## RFLM501202LC-299 Electrical Specifications

@ Zo=50 $\Omega$ , TA= +25 $^{\circ}$ C as measured on the base ground surface of the device.

| Parameters                                            | Symbol                | Test Conditions                                                                                                                               | Min<br>Value | Typ<br>Value | Max<br>Value | Units |
|-------------------------------------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------|--------------|-------|
| Frequency                                             | F                     |                                                                                                                                               | 0.4          |              | 2.5          | GHz   |
| Insertion Loss                                        | IL                    | 400 MHz ≤ F ≤ 2.5 GHz, $P_{in}$ = 0 dBm                                                                                                       |              | 0.4          | 0.6          | dB    |
| Insertion Loss Rate of Changevs Operating Temperature | ΔIL                   | 400 MHz ≤ F ≤ 2.5 GHz,<br>Pin ≤ -10 dBm                                                                                                       |              | 0.005        |              | dB/°C |
| Return Loss                                           | RL                    | 400 MHz ≤ F ≤ 2.5 GHz, Pin= 0 dBm                                                                                                             | 18           | 20           |              | dB    |
| Input 1 dB Compression Point                          | IP <sub>1dB</sub>     | 400 MHz ≤ F ≤ 2.5 GHz                                                                                                                         | 7            | 8            | 10           | dBm   |
| 2 <sup>nd</sup> Harmonic                              | 2F <sub>o</sub>       | $P_{in}$ = 0 dBm, $F_{o}$ = 2.0 GHz                                                                                                           |              | -50          | -45          | dBc   |
| Peak Incident Power                                   | P <sub>inc (PK)</sub> | RF Pulse = 1 usec, duty cycle = $0.1\%$ , $t_{rise} \le 2$ us, $t_{fall} \le 2$ usec                                                          |              | 51           | 52           | dBm   |
| CW Incident Power                                     | Pi <sub>nc(CW)</sub>  | 400 MHz ≤ F ≤ 2.5 GHz                                                                                                                         |              | 36           | 37           | dBm   |
| Flat Leakage                                          | FL                    | $P_{in}$ = 50 dBm, RF Pulse width = 1<br>us, duty cycle = 0.1%,<br>$t_{rise}$ ≤ 2 us, $t_{fall}$ ≤ 2 us                                       |              | 21           | 23           | dBm   |
| Spike Leakage                                         | SL                    | Pin = 50 dBm, RF Pulse width = 1<br>us, duty cycle = 0.1%                                                                                     |              | 0.2          | 0.3          | erg   |
| Recovery Time                                         | $T_R$                 | 50% falling edge of RF Pulse to 1<br>dB IL, Pin = 50 dBm peak, RF PW =<br>1 us, duty cycle = 0.1%, trise ≤ 2us,<br>t <sub>fall</sub> ≤ 1 usec |              | 500          | 750          | nsec  |

# RFLM-501202LC-299 Typical Performance

 $Z_o = 50\Omega$ ,  $T_{CASE} = 25^{\circ}$ C, PIN = 0 dBm as measured on the Ground Plane of the device.

## RFLM-501202LC-299 Insertion Loss vs Frequency



## RFLM-501202LC-299 Return Loss vs Frequency



RFLM-501202LC-299 Flat Leakage: Peak Power Pout vs Pin



## **Assembly Instructions**

The RFLM-501202LC-299may be attached to the printed circuit card using solder reflow procedures using either RoHS or Sn63/ Pb37 type solders per the Table and Temperature Profile Graph shown below:

| Profile Parameter                       | Sn-Pb Assembly Technique | RoHS Assembly Technique |
|-----------------------------------------|--------------------------|-------------------------|
| Average ramp-up rate (T <sub>L</sub> to | 3°C/sec (max)            | 3°C/sec (max)           |
| T <sub>P</sub> )                        |                          |                         |
| Preheat                                 |                          |                         |
| Temp Min (T <sub>smin</sub> )           | 100°C                    | 100°C                   |
| Temp Max (T <sub>smax</sub> )           | 150°C                    | 150°C                   |
| Time ( min to max) (t <sub>s</sub> )    | 60 – 120 sec             | 60 – 120 sec            |
| T <sub>smax</sub> to T <sub>L</sub>     |                          |                         |
| Ramp up Rate                            |                          | 3°C/sec (max)           |
| Peak Temp (T <sub>P</sub> )             | 225°C +0°C / -5°C        | 245°C +0°C / -5°C       |
| Time within 5°C of Actual               |                          |                         |
| Peak Temp (T <sub>P</sub> )             | 10 to 30 sec             | 20 to 40 sec            |
| Time Maintained Above:                  |                          |                         |
| Temp (T <sub>L</sub> )                  | 183°C                    | 217°C                   |
| Time (t <sub>L</sub> )                  | 60 to 150 sec            | 60 to 150 sec           |
| Ramp Down Rate                          | 6°C/sec (max)            | 6°C/sec (max)           |
| Time 25°C to T <sub>P</sub>             | 6 minutes (max)          | 8 minutes (max)         |

# **Solder Re-Flow Time-Temperature Profile**



#### **Pin Out**



# RFLM-501202LC-299 Limiter Module Package Outline Drawing



#### Notes:

- 1) Metalized area on backside is the RF, DC and Thermal ground. In user's end application this surface temperature must be managed to meet the power handling requirements.
- Back side metallization is thin Au termination plating to combat Au embrittlement (15 u in typ Au plated over Ti-Pd).

#### **Thermal Design Considerations:**

The design of the RFLM-501202LC-299 Limiter Module permits the maximum efficiency in thermal management of the PIN Diodes while maintaining extremely high reliability. Optimum Limiter performance and reliability of the device can be achieved by the maintaining the base ground surface temperature of less than 85°C.

There must a minimal thermal and electrical resistance between the limiter and ground. Adequate thermal management is required to maintain a  $T_{jc}$  at less than +175°C and therefore will not adversely affect the semiconductor reliability. Special care must be taken to assure that minimal voiding occurs in the solder connection in the areas shade in red in the figure shown below:



Dimensions in inches (mm).

## Recommended RF Circuit Solder Footprint for the RFLM501202LC-299



#### Notes:

- 1) Recommended PCB material is rogers 4350, 10 mils thick.
- 2) Hatched area is RF, DC and Thermal Ground. Vias should be solid Cu filled and Au plated for optimal heat transfer from backside of Limiter Module through circuit vias to thermal ground.

# Part Number Ordering Detail:

The RFLM-501202LC-299 Limiter Module is available in either tube or Tape & Reel format.

| Part Number         | Description                     | Packaging    |
|---------------------|---------------------------------|--------------|
| RFLM-501202LC-299   | 400 MHz to 2.5 GHz Band Limiter | Tube         |
| RFLM-501202LC-299TR | 400 MHz to 2.5 GHZ Band Limiter | TR (250 pcs) |